ir/tests/x86_64/ra_015.irt

22 lines
365 B
Plaintext
Raw Normal View History

2022-04-15 15:02:23 +02:00
--TEST--
015: Register Allocation (SHL + SHL + reuse/vreg hint)
--ARGS--
-S
--CODE--
{
l_1 = START(l_4);
uint32_t x = PARAM(l_1, "x", 1);
uint32_t y = PARAM(l_1, "y", 2);
uint32_t ret = SHL(x, y);
uint32_t ret2 = SHL(y, ret);
l_4 = RETURN(l_1, ret2);
}
--EXPECT--
test:
movl %esi, %ecx
shll %cl, %edi
movl %edi, %ecx
movl %esi, %eax
2022-04-15 15:02:23 +02:00
shll %cl, %eax
retq