ir/tests/x86/ra_002.irt
2022-11-08 11:56:22 +03:00

24 lines
390 B
Plaintext

--TEST--
002: Register Allocation (MUL + DIV)
--TARGET--
x86
--ARGS--
-S
--CODE--
{
l_1 = START(l_4);
uint32_t x_1 = PARAM(l_1, "x", 1);
uint32_t y_1 = PARAM(l_1, "y", 2);
uint32_t z_1 = PARAM(l_1, "z", 3);
uint32_t x_2 = MUL(x_1, y_1);
uint32_t x_3 = DIV(x_2, z_1);
l_4 = RETURN(l_1, x_3);
}
--EXPECT--
test:
movl 8(%esp), %eax
mull 4(%esp)
xorl %edx, %edx
divl 0xc(%esp)
retl